# Logic Synthesis and Verification

Jie-Hong Roland Jiang 江介宏

Department of Electrical Engineering National Taiwan University



Fall 2024

## Boolean Function Representation

# Reading: Logic Synthesis in a Nutshell Section 2

most of the following slides are by courtesy of Andreas Kuehlmann

### Assumption

□Unless otherwise said, from now on we are concerned with two-element Boolean algebra (i.e. **B** = {0,1})

### Boolean Space

```
□ B = \{0,1\}
□ B<sup>2</sup> = \{0,1\} \times \{0,1\} = \{00, 01, 10, 11\}
```

Karnaugh Maps:

**Boolean Lattices:** 







### Boolean Function

□ For  $\mathbf{B} = \{0,1\}$ , a Boolean function  $f: \mathbf{B}^n \to \mathbf{B}$  over variables  $x_1,...,x_n$  maps each Boolean valuation (truth assignment) in  $\mathbf{B}^n$  to 0 or 1

#### Example

$$f(x_1,x_2)$$
 with  $f(0,0) = 0$ ,  $f(0,1) = 1$ ,  $f(1,0) = 1$ ,  $f(1,1) = 0$ 



### Boolean Function

- $\square$  Onset of f, denoted as f<sup>1</sup>, is f<sup>1</sup>= {v ∈  $\mathbf{B}^n \mid f(v)=1$ }
  - If  $f^1 = \mathbf{B}^n$ , f is a tautology
- $\square$  Offset of f, denoted as f<sup>0</sup>, is f<sup>0</sup>= {v ∈  $\mathbf{B}^n$  | f(v)=0}
  - If  $f^0 = \mathbf{B}^n$ , f is unsatisfiable. Otherwise, f is satisfiable.
- $\square$  f<sup>1</sup> and f<sup>0</sup> are sets, not functions!
- Boolean functions f and g are equivalent if  $\forall v \in \mathbf{B}^n$ . f(v) = g(v) where v is a truth assignment or Boolean valuation
- $\square$  A literal is a Boolean variable x or its negation x' (or  $\overline{x}$ ,  $\neg x$ ) in a Boolean formula





### Boolean Function

- $\square$  There are  $2^n$  vertices in  $\mathbf{B}^n$
- ☐ There are 22<sup>n</sup> distinct Boolean functions
  - Each subset  $f^1 \subseteq \mathbf{B}^n$  of vertices in  $\mathbf{B}^n$  forms a distinct Boolean function f with onset  $f^1$



| $X_1$ | $X_2X$ | (3            | f |
|-------|--------|---------------|---|
| 0 (   | 0 0    | )             | 1 |
| 0 (   | 1 (    |               | 0 |
| 0 '   | 1 0    | )             | 1 |
| 0 '   | 1 1    |               | 0 |
| 1 (   | 0 C    | $\Rightarrow$ | 1 |
| 1 (   | 1 (    |               | 0 |
| 1 '   | 1 0    | )             | 1 |
| 1 '   | 1 1    |               | 0 |

### Boolean Operations

Given two Boolean functions:

- $f: \mathbf{B}^n \to \mathbf{B}$   $g: \mathbf{B}^n \to \mathbf{B}$
- □ h = f  $\wedge$  g from AND operation is defined as  $h^1 = f^1 \cap g^1$ ;  $h^0 = \mathbf{B}^n \setminus h^1$
- □ h = f  $\vee$  g from OR operation is defined as  $h^1 = f^1 \cup g^1$ ;  $h^0 = \mathbf{B}^n \setminus h^1$
- □  $h = \neg f$  from COMPLEMENT operation is defined as  $h^1 = f^0$ ;  $h^0 = f^1$

### Cofactor and Quantification

#### Given a Boolean function:

f:  $\mathbf{B}^n \to \mathbf{B}$ , with the input variable  $(x_1, x_2, ..., x_i, ..., x_n)$ 

- Positive cofactor on variable  $x_i$  $h = f_{xi}$  is defined as  $h = f(x_1, x_2, ..., 1, ..., x_n)$
- Negative cofactor on variable  $x_i$  $h = f_{\neg x_i}$  is defined as  $h = f(x_1, x_2, ..., 0, ..., x_n)$
- Existential quantification over variable  $x_i$  $h = \exists x_i$ . f is defined as  $h = f(x_1, x_2, ..., 0, ..., x_n) \lor f(x_1, x_2, ..., 1, ..., x_n)$
- Universal quantification over variable  $x_i$  $h = \forall x_i$ . f is defined as  $h = f(x_1, x_2, ..., 0, ..., x_n) \land f(x_1, x_2, ..., 1, ..., x_n)$
- Boolean difference over variable  $x_i$  $h = \partial f/\partial x_i$  is defined as  $h = f(x_1, x_2, ..., 0, ..., x_n) \oplus f(x_1, x_2, ..., 1, ..., x_n)$

### Representation of Boolean Function

- □ Represent Boolean functions for two reasons
  - to represent and manipulate the actual circuit we are implementing
  - to facilitate Boolean reasoning
- Data structures for representation
  - Truth table
  - Boolean formula
    - Sum of products (Disjunctive "normal" form, DNF)
    - □ Product of sums (Conjunctive "normal" form, CNF)
  - Boolean network
    - □ Circuit (network of Boolean primitives)
    - □ And-inverter graph (AIG)
  - Binary Decision Diagram (BDD)

### Boolean Function Representation Truth Table

Truth table (function table for multi-valued functions):

The truth table of a function  $f : \mathbf{B}^n \to \mathbf{B}$  is a tabulation of its value at each of the  $2^n$  vertices of  $\mathbf{B}^n$ .

```
In other words the truth table lists all mintems

Example: f = a'b'c'd + a'b'cd + a'bc'd + ab'c'd + ab'c'd + abc'd +
```

The truth table representation is

- impractical for large *n*
- canonical

If two functions are the same, then their canonical representations are isomorphic.

```
      abcd f
      abcd f

      0 0000 0
      8 1000 0

      1 0001 1
      9 1001 1

      2 0010 0
      10 1010 0

      3 0011 1
      11 1011 1

      4 0100 0
      12 1100 0

      5 0101 1
      13 1101 1

      6 0110 0
      14 1110 1

      7 0111 0
      15 1111 1
```

### Boolean Function Representation Boolean Formula

A Boolean formula is defined inductively as an expression with the following formation rules (syntax):

| formula ::= | '(' formula ')'     |                 |
|-------------|---------------------|-----------------|
|             | Boolean constant    | (true or false) |
|             | Boolean variable    |                 |
| I           | formula "+" formula | (OR operator)   |
|             | formula "·" formula | (AND operator)  |
| 1           | $\neg$ formula      | (complement)    |

#### Example

$$f = (x_1 \cdot x_2) + (x_3) + \neg(\neg(x_4 \cdot (\neg x_1)))$$
  
typically "·" is omitted and '(', ')' and '¬' are simply reduced by priority,  
e.g.  $f = x_1 x_2 + x_3 + x_4 \neg x_1$ 

### Boolean Function Representation Boolean Formula in SOP

■ A cube is defined as a conjunction of literals, i.e. a product term.

#### Example

C =  $x_1x_2$ ' $x_3$  represents the function with onset:  $f^1$  =  $\{(x_1=1,x_2=0,x_3=1)\}$  in the Boolean space spanned by  $x_1,x_2,x_3$ , or  $f^1$  =  $\{(x_1=1,x_2=0,x_3=1,x_4=0),(x_1=1,x_2=0,x_3=1,x_4=1)\}$  in the Boolean space spanned by  $x_1,x_2,x_3,x_4$ , or ...

13



### Boolean Function Representation Boolean Formula in SOP

- If  $C \subseteq f^1$ , C the onset of a cube c, then c is an implicant of f
- □ If  $C \subseteq \mathbf{B}^n$ , and c has k literals, then  $|C| = 2^{n-k}$ , i.e., C has  $2^{n-k}$  elements

#### Example

c = xy' (c:**B**<sup>3</sup> 
$$\rightarrow$$
 **B**), C = {100, 101}  $\subseteq$  **B**<sup>3</sup>  
 $k = 2$ ,  $n = 3$  |C| = 2 = 2<sup>3-2</sup>

□ An implicant with *n* literals is a minterm

### Boolean Function Representation Boolean Formula in SOP

- □ A function can be represented by a sum-of-cubes (products):
  f = ab + ac + bc
  Since each cube is a product of literals, this is a sum-of-products (SOP) representation or disjunctive normal form (DNF)
- An SOP can be thought of as a set of cubes F
  F = {ab, ac, bc}
- A set of cubes that represents f is called a cover of f.
  F<sub>1</sub>={ab, ac, bc} and F<sub>2</sub>={abc, abc', ab'c, a'bc} are covers of f = ab + ac + bc.
- Mainly used in circuit synthesis; seldom used in Boolean reasoning

### Boolean Function Representation Boolean Formula in POS

- □ Product-of-sums (POS), or conjunctive normal form (CNF), representation of Boolean functions
  - Dual of the SOP representation

#### Example

- □ A Boolean function in a POS representation can be derived from an SOP representation with De Morgan's law and the distributive law
- Mainly used in Boolean reasoning; rarely used in circuit synthesis (due to the asymmetric characteristics of NMOS and PMOS, and the easiness of adding design constraints)

- Used for two main purposes
  - as target structure for logic implementation which gets restructured in a series of logic synthesis steps until result is acceptable
  - as representation for Boolean reasoning engine
- Efficient representation for most Boolean problems
  - memory complexity is similar to the size of circuits that we are actually building
- Close to the input and output representations of logic synthesis

A Boolean network is a directed graph C(G,N) where G are the gates and  $N \subseteq (G \times G)$  are the directed edges (nets) connecting the gates.

Some of the vertices are designated:

Inputs:  $I \subseteq G$ 

Outputs:  $O \subseteq G$ 

 $I \cap O = \emptyset$ 

Each gate g is assigned a Boolean function  $f_g$  which computes the output of the gate in terms of its inputs.

- □ The fanin FI(g) of a gate g are the predecessor gates of g:  $FI(g) = \{g' \mid (g',g) \in N\}$  (N: the set of nets)
- □ The fanout FO(g) of a gate g are the successor gates of g: FO(g) =  $\{g' \mid (g,g') \in \mathbb{N}\}$
- □ The cone CONE(g) of a gate g is the transitive fanin (TFI) of g and g itself
- □ The support SUPPORT(g) of a gate g are all inputs in its cone:

$$SUPPORT(g) = CONE(g) \cap I$$

#### Example



Circuit functions are defined recursively:

$$h_{g_i} = \begin{cases} x_i & \text{if } g_i \in I \\ f_{g_i}(h_{g_j}, ..., h_{g_k}), & g_j, ..., g_k \in FI(g_i) \text{ otherwise} \end{cases}$$

If G is implemented using physical gates with positive (bounded) delays for their evaluation, the computation of  $h_{\rm g}$  depends in general on those delays.

#### Definition

A circuit C is called combinational if for each input assignment of C for  $t\to\infty$  the evaluation of  $h_g$  for all outputs is independent of the internal state of C.

#### **Proposition**

A circuit C is combinational if it is acyclic. (converse not true!)

#### **General** Boolean network:

- Vertex can have an arbitrary finite number of inputs and outputs
- Vertex can represent any Boolean function stored in different ways, such as:
  - SOPs (e.g. in SIS, a logic synthesis package)
  - BDDs (to be introduced)
  - AIGs (to be introduced)
  - truth tables
  - Boolean expressions read from a library description
  - other sub-circuits (hierarchical representation)
- The data structure allows general manipulations for insertion and deletion of vertices, pins (connection ports of vertices), and nets
  - general but far too slow for Boolean reasoning

#### **Specialized** Boolean network:

- Non-canonical representation in general
  - computational effort of Boolean reasoning is due to this non-canonicity (c.f. BDDs)
- Vertices have fixed number of inputs (e.g. two)
- Vertex function is stored as label (e.g. OR, AND, XOR)
- □ Allow on-the-fly compaction of circuit structure
  - Support incremental, subsequent reasoning on multiple problems

AND-INVERTER graphs (AIGs)

vertices: 2-input AND gates

edges: interconnects with (optional) dots representing INVs

Hash table to identify and reuse structurally isomorphic circuits



- Data structure for implementation
  - Vertex:
    - pointers (integer indices) to left- and right-child and fanout vertices
    - □ collision chain pointer
    - □ other data
  - Edge:
    - pointer or index into array
    - one bit to represent inversion
  - Global hash table holds each vertex to identify isomorphic structures
  - Garbage collection to regularly free un-referenced vertices



#### AIG package for Boolean reasoning

#### Engine application:

- traverse problem data structure and build Boolean problem using the interface
- call SAT to make decision

```
Engine Interface:
void INIT()
void QUIT()
Edge VAR()
Edge AND (Edge p1,
         Edge p2)
Edge NOT (Edge p1)
Edge OR (Edge p1
        Edge p2)
    SAT (Edge p1)
int
```



□ Hash table look-up

```
Algorithm HASH_LOOKUP(Edge p1, Edge p2) {
  index = HASH_FUNCTION(p1,p2)
  p = &hash_table[index]
  while(p != NULL) {
   if(p->left == p1 && p->right == p2) return p;
    p = p->next;
  }
  return NULL;
}
```

- □ Tricks:
  - keep collision chain sorted by the address (or index) of p
  - use memory locations (or array indices) in topological order for better cache performance

#### AND operation

```
Algorithm AND (Edge p1, Edge p2) {
 if (p1 == const1) return p2
 if(p2 == const1) return p1
 if(p1 == p2) return p1
  if(p1 == \neg p2) return const0
  if(p1 == const0 || p2 == const0) return const0
  if(RANK(p1) > RANK(p2)) SWAP(p1,p2)
  if((p = HASH LOOKUP(p1,p2)) return p
  return CREATE AND VERTEX (p1, p2)
```

#### ■ NOT operation

```
Algorithm NOT(Edge p) {
   return TOOGLE_COMPLEMENT_BIT(p)
}
```

#### OR operation

```
Algorithm OR (Edge p1, Edge p2) {
   return (NOT (AND (NOT (p1), NOT (p2))))
}
```

#### Cofactor operation

```
Algorithm POSITIVE COFACTOR (Edge p, Edge v) {
  if(IS VAR(p)) {
    if(p == v) {
      if(IS INVERTED(v) == IS INVERTED(p)) return const1
      else
                                            return const0
    else
                                            return p
  if((c = GET COFACTOR(p, v)) == NULL) {
    left = POSITIVE COFACTOR(p->left, v)
    right = POSITIVE COFACTOR(p->right, v)
    c = AND (left, right)
    SET COFACTOR (p, v, c)
  if(IS INVERTED(p)) return NOT(c)
  else
                return c
```

- ☐ Similar algorithm for **NEGATIVE\_COFACTOR**
- Existential and universal quantifications can be built from AND, OR and COFACTORS

Exercise: Prove  $(f \cdot g)_v = f_v \cdot g_v$  and  $(\neg f)_v = \neg (f_v)$ 

Question: What is the worst-case complexity of performing quantifications over AIGs?

### Boolean Function Representation Binary Decision Diagram (BDD)

- A graphical representation of Boolean function
  - BDD is a Shannon cofactor tree:
    - $\Box f = v f_v + v' f_{v'}$  (Shannon expansion)
    - vertices represent decision nodes (i.e. multiplexers) controlled by variables
    - □ leaves are constants "0" and "1"
    - $\hfill\Box$  two children of a vertex of f represent two subfunctions  $f_v$  and  $f_{v'}$
  - Variable ordering restriction and reduction rules make (ROBDD) representation canonical



# Boolean Function Representation BDD – Canonicalization

- General idea:
  - instead of exploring sub-cases by enumerating them in time, try to store sub-cases in memory
    - □ KEY: two hashing mechanisms:
      - unique table: find identical sub-cases and avoid replication
      - computed table: reduce redundant computation of sub-cases
- Represent logic functions as graphs (DAGs):
  - many logic functions can be represented compactly usually better than SOPs
- □ Can be made canonical (ROBDD)
  - Shift the effort in a Boolean reasoning engine from SAT algorithm to data representation
- Many logic operations can be performed efficiently on BDD's:
  - usually linear in size of input BDDs
  - tautology checking and complement operation are constant time
- BDD size critically depends on variable ordering

# Boolean Function Representation BDD – Canonicalization

- Directed acyclic graph (DAG)
  - one root node, two terminal-nodes, 0 and 1
  - each node has two children and is controlled by a variable
- □ Shannon cofactor tree, except reduced and ordered (ROBDD)
  - Ordered:
    - cofactor variables (splitting variables) in the same order along all paths

$$x_{i_1} < x_{i_2} < x_{i_3} < ... < x_{i_n}$$

- Reduced:
  - □ any node with two identical children is removed
  - two nodes with isomorphic BDD's are merged These two rules make any node in an ROBDD represent a distinct logic function



# Boolean Function Representation BDD

#### Example



Same function with two different variable orders

## Boolean Function Representation BDD – Canonicity of ROBDD

- □ Three components make ROBDD canonical (Bryant 1986):
  - unique nodes for constant "0" and "1"
  - identical order of case-splitting variables along each path
  - a hash table that ensures

```
 \square(\mathsf{node}(\mathsf{f}_{\mathsf{v}}) = \mathsf{node}(\mathsf{g}_{\mathsf{v}})) \land (\mathsf{node}(\mathsf{f}_{\mathsf{v}'}) = \mathsf{node}(\mathsf{g}_{\mathsf{v}'})) \Rightarrow \\ \mathsf{node}(\mathsf{f}) = \mathsf{node}(\mathsf{g})
```

and provides recursive argument that node(f) is unique when using the unique hash-table

# Boolean Function Representation BDD – Onset Counting

F = b'+a'c' = ab'+a'cb'+a'c' (all paths to the 1 node)



- By tracing all paths to the 1 node, we get a cover of pairwise disjoint cubes
- □ BDD does not explicitly enumerate all paths; rather it represents paths by a graph whose size is measures by its nodes
  - A DAG can represent an exponential number of paths with a linear number of nodes
- BDDs can be used to efficiently represent sets
  - interpret elements of the onset as elements of the set
  - f is called the characteristic function of that set

■ Each BDD node can be written as a triplet: f = ite(v,g,h) = vg + v'h, where  $g = f_v$  and  $h = f_{\overline{v}}$ , meaning if v then g else h



(v is top variable of f)

- $\square$  ite(f,g,h) = fg + f'h
  - ITE operator can implement any two variable logic function. There are 16 such functions corresponding to all subsets of vertices of B<sup>2</sup>:

| Table | Subset     | Expression    | Equivalent Form |
|-------|------------|---------------|-----------------|
| 0000  | 0          | 0             | 0               |
| 0001  | AND(f, g)  | f g           | ite(f, g, 0)    |
| 0010  | f > g      | f g′          | ite(f, g', 0)   |
| 0011  | f          | f             | f               |
| 0100  | f < g      | f′g           | ite(f, 0, g)    |
| 0101  | g          | g             | g               |
| 0110  | XOR(f, g)  | $f \oplus g$  | ite(f, g', g)   |
| 0111  | OR(f, g)   | f + g         | ite(f, 1, g)    |
| 1000  | NOR(f, g)  | (f + g)'      | ite(f, 0, g')   |
| 1001  | XNOR(f, g) | $f \oplus g'$ | ite(f, g, g')   |
| 1010  | NOT(g)     | g'            | ite(g, 0, 1)    |
| 1011  | $f \ge g$  | f + g′        | ite(f, 1, g')   |
| 1100  | NOT(f)     | f'            | ite(f, 0, 1)    |
| 1101  | $f \leq g$ | f' + g        | ite(f, g, 1)    |
| 1110  | NAND(f, g) | (f g)'        | ite(f, g', 1)   |
| 1111  | 1          | 1             | 1               |

□ Recursive operation of ITE

```
Ite(f,g,h)

= f g + f' h

= v (f g + f' h)<sub>v</sub> + v' (f g + f' h)<sub>v'</sub>

= v (f<sub>v</sub> g<sub>v</sub> + f'<sub>v</sub> h<sub>v</sub>) + v' (f<sub>v'</sub> g<sub>v'</sub> + f'<sub>v'</sub> h<sub>v'</sub>)

= ite(v, ite(f<sub>v</sub>,g<sub>v</sub>,h<sub>v</sub>), ite(f<sub>v'</sub>,g<sub>v'</sub>,h<sub>v'</sub>))
```

Let v be the top-most variable of BDDs f, g, h

### Recursive computation of ITE

```
Algorithm ITE (f, g, h)
 if(f == 1) return q
 if(f == 0) return h
 if(q == h) return q
 if((p = HASH LOOKUP COMPUTED TABLE(f,q,h)) return p
 v = TOP_VARIABLE(f, g, h) // top variable from f,g,h
 fn = ITE(f_{y}, g_{y}, h_{y}) // recursive calls
 qn = ITE(f_{y'}, q_{y'}, h_{y'})
 if(!(p = HASH LOOKUP UNIQUE TABLE(v,fn,qn)) {
    p = CREATE NODE(v,fn,gn) // and insert into UNIQUE TABLE
 INSERT COMPUTED TABLE(p, HASH KEY{f,g,h})
 return p
```

Example F,G,H,I,J,B,C,D I = ite(F, G, H)are pointers = ite(a, ite( $F_a$ ,  $G_a$ ,  $H_a$ ), ite( $F_{\bar{a}}$ ,  $G_{\bar{a}}$ ,  $H_{\bar{a}}$ )) = ite(a, ite(1, C, H), ite(B, 0, H))=  $ite(a, C, ite(b, ite(B_b, 0_b, H_b), ite(B_{\bar{b}}, 0_{\bar{b}}, H_{\bar{b}}))$ = ite(a, C, ite(b, ite(1, 0, 1), ite(0, 0, D)))= ite(a, C, ite(b, 0, D))= ite(a, C, J) Check: F = a + bG = acH = b + dite(F, G, H) = (a + b)(ac) + a'b'(b + d) = ac + a'b'd

Tautology checking using ITE

```
Algorithm ITE CONSTANT (f,g,h) { // returns 0,1, or NC
  if(TRIVIAL CASE(f,q,h) return result (0,1, or NC)
  if((res = HASH LOOKUP COMPUTED TABLE(f,g,h))) return res
  v = TOP VARIABLE(f, q, \overline{h})
  i = ITE CONSTANT (f_v, g_v, h_v)
  if(i == NC) {
    INSERT COMPUTED TABLE(NC, HASH KEY{f,g,h}) // special table!!
    return NC
  e = ITE CONSTANT (f_{,,'}, q_{,,'}, h_{,,'})
  if(e == NC) {
    INSERT COMPUTED TABLE(NC, HASH KEY{f,q,h})
    return NC
  if(e != i) {
    INSERT COMPUTED TABLE (NC, HASH KEY { f, q, h } )
    return NC
  INSERT COMPUTED TABLE(e, HASH KEY{f,q,h})
  return i;
```

### Composition using ITE

■ Compose is an important operation, e.g. for building the BDD of a circuit backwards, Compose(F, V, G) :  $F(V, X) \rightarrow F(G(X), X)$ , means substitute V = G(X)

#### Note:

- 1. F1 and F0 are the 1-child and 0-child of F, respectively
- 2. G, i, e are not functions of v
- 3. If TOP\_VARIABLE of F is v, then ITE(G, F1, F0) does the replacement of v by G

### Unique table:

- avoids duplication of existing nodes
  - Hash-Table: hash-function(key) = value
  - identical to the use of a hash-table in AND/INVERTER circuits



### Computed table:

avoids re-computation of existing results



- Durique table

  hash index
  of key

  collision
  chain
  - Before a node ite(*v*, *g*, *h*) is added to BDD database, it is looked up in the "unique-table". If it is there, then existing pointer to node is used to represent the logic function. Otherwise, a new node is added to the unique-table and the new pointer returned.
  - Thus a strong canonical form is maintained. The node for f = ite(v, g, h) exists iff ite(v, g, h) is in the unique-table. There is only one pointer for ite(v, g, h) and that is the address to the unique-table entry.
  - Unique-table allows single multi-rooted DAG to represent all users' functions



- Computed table
  - Keep a record of (F, G, H) triplets already computed by the ITE operator
    - □ software cache ("cache" table)
    - □ simply hash-table without collision chain (lossy cache)



### ☐ Use of computed table

- BDD packages often use optimized implementations for special operations
  - □ e.g. ITE\_Constant (check whether the result would be a constant) AND\_Exist (AND operation with existential quantification)
- All operations need a cache for decent performance
  - □ local cache
    - for one operation only cache will be thrown away after operation is finished (e.g. AND\_Exist)
  - □ special cache for each operation
    - does not need to store operation type
  - □ shared cache for all operations
    - better memory handling
    - needs to store operation type

### Complemented edges

- Combine inverted functions by using complemented edges
  - □ similar to AIG
  - □ reduces memory requirements
  - □ more importantly, makes operations NOT, ITE more efficient



- Complemented edges
  - To maintain strong canonical form, need to resolve 4 equivalences:



Solution: Always choose the ones on left, i.e. the "then" leg must have no complement edge.

### Complemented edges

```
Standard triples: ite(F, F, G) \Rightarrow ite(F, 1, G)

ite(F, G, F) \Rightarrow ite(F, G, 0)

ite(F, G, \neg F) \Rightarrow ite(F, G, 1)

ite(F, \neg F, G) \Rightarrow ite(F, 0, G)
```

To resolve equivalences:  $ite(F, 1, G) \equiv ite(G, 1, F)$   $ite(F, 0, G) \equiv ite(\neg G, 0, \neg F)$   $ite(F, G, 0) \equiv ite(G, F, 0)$   $ite(F, G, 1) \equiv ite(\neg G, \neg F, 1)$  $ite(F, G, \neg G) \equiv ite(G, F, \neg F)$ 

### To maximize matches on computed table:

- 1. First argument is chosen with smallest top variable.
- 2. Break ties with smallest address pointer. (breaks PORTABILITY!)

### Triples:

$$ite(F, G, H) \equiv ite(\neg F, H, G) \equiv \neg ite(F, \neg G, \neg H) \equiv \neg ite(\neg F, \neg H, \neg G)$$
  
Choose the one such that the first and second argument of *ite* should not be complement edges (i.e. the first one above)

- □ Variable ordering static
  - variable ordering is computed up-front based on the problem structure
  - works well for many practical combinational functions
    - □general scheme: control variables first
    - □DFS order is good for most cases
  - works bad for unstructured problems
    - □e.g. using BDDs to represent arbitrary sets
  - lots of ordering algorithms
    - □simulated annealing, genetic algorithms
    - □give better results but extremely costly

- Variable ordering dynamic
  - Changes the order in the middle of BDD applications
     must keep same global order
  - Problem: External pointers reference internal nodes!

External reference pointers attached to application data structures



Variable ordering – dynamic

### Theorem (Friedman):

Permuting any top part of the variable order has no effect on the nodes labeled by variables in the bottom part.

Permuting any bottom part of the variable order has no effect on the nodes labeled by variables in the top part.

Trick: Two adjacent variable layers can be exchanged by keeping the original memory locations for the nodes



- Variable ordering dynamic
  - BDD sifting:
    - □ shift each BDD variable to the top and then to the bottom and see which position had minimal number of BDD nodes
    - efficient if separate hash-table for each variable
    - □ can stop if lower bound on size is worse than the best found so far
    - □ shortcut: two layers can be swapped very cheaply if there is no interaction between them
    - expensive operation
  - grouping of BDD variables:
    - for many applications, grouping variables gives better ordering
      - e.g. current state and next state variables in state traversal
    - □ grouping variables for sifting

- MDD: Multi-valued DD
  - have more then two branches
  - can be implemented using a regular BDD package with binary encoding
    - □ the binary variables for one MV variable do not have to stay together and thus potentially better ordering
- □ ADD: (Algebraic BDDs) MTBDD
  - multi-terminal BDDs
  - decision tree is binary
  - multiple leaves, including real numbers, sets or arbitrary objects
  - efficient for matrix computations and other non-integer applications
- FDD: Free-order BDD
  - variable ordering differs
  - not canonical anymore
- ...

- □ Zero suppressed BDD (ZDD)
  - ZBDDs were invented by Minato to efficiently represent sparse sets. They have turned out to be useful in implicit methods for representing prime implicants (which usually are a sparse subset of all cubes).
  - Different reduction rules:
    - BDD: eliminate all nodes where then edge and else edge point to the same node.
    - □ ZBDD: eliminate all nodes where the then edge points to 0. Connect incoming edges to else node.
    - □ For both: share equivalent nodes.

BDD: ZBDD: 0 1 0 1 0 1

Theorem: ZBDDs are canonical given a variable ordering and the support set



### ZDD applications

- Represent a set of subsets
- Represent a cover of a Boolean function



Figure 1. BDD and ZDD for F = ab + cd.



Figure 2. The BDD and the ZDD for the set of subsets {{a,b}, {a,c}, {c}}.

Courtesy: A. Mishchenko

https://en.wikipedia.org/wiki/Zero-suppressed\_decision\_diagram

# Boolean Function Representation Summary

- Sum of products
  - Good for circuit synthesis
- Product of sums
  - Good for Boolean reasoning
- Boolean network
  - Generic network
    - □ Good for multi-level circuit synthesis
  - And-inverter graph
    - □ Good for Boolean reasoning
- Binary decision diagram
  - Good for Boolean reasoning

### Boolean Reasoning

# Reading: Logic Synthesis in a Nutshell Section 2

most of the following slides are by courtesy of Andreas Kuehlmann

### Boolean Reasoning Satisfiability (SAT)

- Boolean reasoning engines need:
  - a data structure to represent problem instances
  - a decision procedure to decide about SAT or UNSAT
- Fundamental tradeoff
  - canonical data structure (e.g. truth table, ROBDD)
    - □ data structure uniquely represents function
    - decision procedure is trivial (e.g., just pointer comparison)
    - □ Problem: size of data structure is in general exponential
  - non-canonical data structure (e.g. AIG, CNF)
    - □ systematic search for satisfying assignment
    - □ size of data structure is linear
    - □ Problem: decision may take an exponential amount of time

## Boolean Reasoning SAT

- Basic SAT algorithms:
  - branch and bound algorithm
    - □ branching on the assignments of primary inputs only or those of all variables
      - E.g. PODEM vs. D-algorithms in ATPG
- Basic data structures:
  - circuits or CNF formulas
  - SAT on circuits is identical to the justification part in ATPG
    - 1st half of ATPG: justification
      - find an input assignment that forces an internal signal to a required value
    - □ 2nd half of ATPG: propagation
      - make a signal change at an internal signal observable at some outputs (can be easily formulated as SAT over CNF formulas)

# Boolean Reasoning SAT vs. Tautology

### □ SAT:

- find a truth assignment to the inputs making a given Boolean formula true
- NP-complete

### ■ Tautology:

- find a truth assignment to the inputs making a given Boolean formula false
- coNP-complete
- SAT and Tautology are dual to each other
  - checking SAT on formula  $\varphi$  = checking Tautology on formula  $\neg \varphi$ , and vice versa

### CNF

- Product-of-Sums (POS) representation of Boolean function
- Describes solution using a set of constraints
  - very handy in many applications because new constraints can be simply added to the list of existing constraints
  - very common in AI community
- Example

$$\varphi = (a+b'+c)(a'+b+c)(a+b'+c')(a+b+c)$$

■ SAT on CNF (POS) ⇔ TAUTOLOGY on DNF (SOP)

- Circuit to CNF conversion
  - Encountered often in practical applications
  - Naive conversion from circuit to CNF:
    - multiply out expressions of circuit until two level structure
    - Example:  $y = x_1 \oplus x_2 \oplus x_3 \oplus ... \oplus x_n$  (parity function)
      - circuit size is linear in the number of variables



- generated chess-board Karnaugh map
- CNF (or DNF) formula has 2<sup>n-1</sup> terms (exponential in the # vars)
- Better approach:
  - □ introduce one variable per circuit vertex
  - ☐ formulate the circuit as a conjunction of constraints imposed on the vertex values by the gates
  - uses more variables but size of formula is linear in the size of the circuit

- Circuit to CNF conversion
  - Example
    - Single gate



Connected gates



### DPLL procedure

```
Algorithm DPLL() {
    while ChooseNextAssignment() {
        while Deduce() == CONFLICT {
            blevel = AnalyzeConflict();
            if (blevel < 0) return UNSATISFIABLE;
            else Backtrack(blevel);
        }
    }
    return SATISFIABLE;
}</pre>
```

ChooseNextAssignment picks next decision variable and assignment Deduce does Boolean Constraint Propagation (implications)
AnalyzeConflict backprocesses from conflict and produces learnt-clause Backtrack undoes assignments

### □ DPLL (basic case splitting)



### Implication

- Implications in a CNF formula are caused by unit clauses
  - □A unit clause is a CNF term for which all variables except one are assigned
    - the value of that clause can be implied immediately

### □Example clause (a+¬b+c) (a=0) (b=1) $\Rightarrow$ (c=1)

### ■ Implication

Example

a AND  
c 
$$(\neg a+\neg b+c)(a+\neg c)(b+\neg c)$$

### Non-implication cases:

All clauses satisfied

Not all clauses satisfied (avoid exploring this part)

### ■ Implication

Example (cont'd)



### Implication cases:



### DPLL (w/ implication)

$$(a + b + \neg c)$$

$$4 \qquad (a+c+d)$$

$$(\neg a + c + d)$$

$$7 \qquad (\neg b + \neg c + \neg d)$$

$$8 \qquad (\neg b + \neg c + d)$$





- Conflict-based learning
  - Important detail for cut selection:
    - During implication processing, record decision level for each implication
    - □ At conflict, select earliest cut such that exactly one node of the implication graph lies on current decision level
      - Either decision variable itself
      - Or UIP ("unique implication point") that represents a dominator node for current decision level in conflict graph
  - By selecting such cut, implication processing will automatically flip decision variable (or UIP variable) to its complementary value

### DPLL (conflict-based learning)





### Conflict-based learning

- UIP detection
  - □ Store with each implication the decision level, and a time stamp (integer that is incremented after each decision)
    - UIP on decision level I has the property that all following implications towards the conflict have a larger time stamp
    - When back processing from conflict, put all implications that are to be processed on heap, keeping the one with smallest time stamp on top
    - If during processing there is only one variable on current decision level on heap, then that variable must be a UIP



### ■ Implementation issues

- Clauses are stores in arrays
- Track change-sensitive clauses (two-literal watching)
  - □ all literals but one assigned -> implication
  - □ all literals but two assigned -> clause is sensitive to a change of either literal
  - □ all other clauses are insensitive and do not need to be observed
- Learning:
  - □ learned implications are added to the CNF formula as additional clauses
    - limit the size of the clause
    - limit the "lifetime" of a clause, will be removed after some time
- Non-chronological back-tracking
  - □ similar to circuit case

- Implementation issues (cont'd)
  - Random restarts:
    - □ stop after a given number of backtracks
      - start search again with modified ordering heuristic
      - keep learned structures!
    - very effective for satisfiable formulas, often also effective for unsat formulas
  - Learning of equivalence relations:
    - $\square$  if  $(a \Rightarrow b) \land (b \Rightarrow a)$ , then (a = b)
    - very powerful for formal equivalence checking
  - Incremental SAT solving
    - solving similar CNF formulas in a row
    - share learned clauses